Tanner S-Edit Schematic Capture

A Complete IC Design Capture Environment

Tanner S-Edit is an easy-to-use design environment for schematic capture and design entry. It gives you the power you need to handle your most complex mixed-signal IC design capture. S-Edit is tightly integrated with Tanner T-Spice, Analog FastSPICE™ (AFS), or Eldo® simulators, the Tanner L-Edit IC layout tool, and the Calibre® LVS and PEX tools. S-Edit helps you meet the demands of today’s fast-paced market by optimizing your productivity and speeding your concepts to silicon. A faster design cycle gives you more flexibility in moving to an optimal solution, freeing up more time and resources for process corner validation. The results are less risk downstream, higher yield and quicker time to market.

Schematic Capture for the Most Complex Mixed-Signal IC Design

- Bus support speeds the creation of mixed-signal designs
- Advanced array support enables easy creation and editing of memory, imaging, or circuits with repetitive blocks
- Rubberband connectivity editing with snap to pin (hotspots) enables faster design modifications
- S-Edit displays evaluated parameters in real time over the course of the design process; parameters with formulas based on other circuit parameters can be displayed or evaluated
- Auto symbol generation enables you to easily create symbols from schematics and synchronize any changes
- All actions are fully scriptable through the TCL/Tk command language

FEATURES AND BENEFITS:

- Handles your most complex, full-custom IC schematic capture
- Integration with T-Spice, AFS, and Eldo simulators, allowing waveform cross-probing and direct viewing of operating point simulation results in the schematic
- Export formats: SPICE, EDIF, Verilog, and VHDL
- Import formats: Native OpenAccess, EDIF, SPICE, and Verilog
- Support for inherited connections
- Cross-probe between schematic, layout, and Calibre LVS report with net/device highlighting
- Configurable schematic Electrical Rule Checks (ERC)
- Multiple-views per cell including: SPICE, schematic, Verilog, Verilog-A, and Verilog-AMS views
- Advanced array and bus support
- Integrated with Tanner L-Edit Schematic Driven Layout (SDL) module to speed the layout and ECO process
- Multiple library support with integrated library browser
- Fully scriptable and expandable using TCL/Tk command language
- Offers easy interoperability with third-party tools and foundry PDKs
- Platform independence on Windows or Linux
- Ease of use: intuitive and quick learning curve
- Unparalleled customer support
- Flexible licensing
Recordable scripts enable you to automate tasks or expand the tool for application-specific needs
Replayable logs permit recovery if there is an unexpected network or hardware failure
S-Edit performs net highlighting and keeps the net highlighted as you move through the hierarchy
Calibre RVE cross-probing between schematic, layout, and LVS report to highlight nets or devices
Schematic ERC enables you to check your design for common errors such as undriven nets, unconnected pins, and nets driven by multiple outputs; the design checks are fully configurable, including custom validation scripts

Tight Integration with Simulation
Drive the simulator from within the schematic capture environment. This allows for viewing operating point results directly on the schematic, viewing small signal parameter of devices, viewing model parameters, and performing waveform cross-probing to view node voltages and device terminal currents or charges.
S-Edit creates an efficient flow for the iterative loop of design, simulation, analysis, and tweaking of circuit parameters. Focus on the design and not on data processing, thereby speeding up the design process.

Easy Interoperability with Third-Party Tools and Legacy Data
S-Edit reads in Native OpenAccess or EDIF from third-party tools, with automatic conversion of schematics and properties for seamless integration of legacy data
Netlists can be exported in flexible, user-configurable formats, including SPICE and CDL variants, EDIF, structural Verilog, and structural VHDL
Library support in S-Edit maximizes the reuse of IP developed in previous projects, or imported from third-party vendors

Powerful and Easy-To-Use Interface
S-Edit makes front-end design capture easier and more productive
A fully user-programmable design environment allows you to remap hotkeys, create new toolbars, and customize the view to your preference — all in a streamlined GUI
The complete user interface is available in multiple languages, including English, Japanese, and Simplified and Traditional Chinese
S-Edit provides Unicode support; all user data can be entered in international character sets

Cost-Effective
S-Edit provides an ideal performance-to-cost ratio, allowing you to maximize the number of designers on a project
Since S-Edit runs on Windows® and Linux platforms, designers can work on cost-effective workstations or laptops; this means you can take your work with you anywhere, even home, and continue working to meet time-to-market pressures
Available in two configurations: full schematic editor and schematic viewer

For the latest product information, contact us at: www.mentor.com, (800) 547-3000

©2019 Mentor Graphics Corporation, all rights reserved. This document contains information that is proprietary to Mentor Graphics Corporation and may be duplicated in whole or in part by the original recipient for internal business purposes only, provided that this entire notice appears in all copies. In accepting this document, the recipient agrees to make every reasonable effort to prevent unauthorized use of this information. All trademarks mentioned in this document are the trademarks of their respective owners.